Session
Fantastic SoCs and Where to Find Them!
Session Chair
Event TypeResearch Manuscript
Presented In-Person
System-on-Chip Design Methodology
EDA
TimeTuesday, December 7th3:30pm - 5:30pm PST
Location3016
DescriptionWith the increasing complexity of systems-on-chip (SoCs), developing efficient SoC design-space exploration methodologies has become challenging. This session presents six papers with novel contributions in the development of HDL framework for SoCs and improvement in SoC performance for acceleration. The first two papers focus on the behavioral design of SoCs and improve their performance for DNN acceleration. The third and fourth papers present co-exploration solutions and structural compilers for SoC-based accelerators. Finally, the last two papers propose new automated-design frameworks for hardware.
Presentations
3:30pm - 3:50pm PST | UPTPU: Improving Energy Efficiency of a Tensor Processing Unit through Underutilization Based Power-Gating | |
3:50pm - 4:10pm PST | DANCE: Differentiable Accelerator/Network Co-Exploration | |
4:10pm - 4:30pm PST | New Regular Expressions on Old Accelerators | |
4:30pm - 4:50pm PST | Property-driven Automatic Generation of Reduced-ISA Hardware | |
4:50pm - 5:10pm PST | BHDL: A Lucid, Expressive, and Embedded Programming Language and System for PCB Designs |